The scope of this standard is the definition of the e functional verification language. This standard aims to serve as an authoritative source for the definition of:a) syntax and semantics of e language constructsb) the e language interaction with standard simulation languagesc) e language librariesThis revision extends the standard to cover novel verification-related features.
Purpose
This standard serves the community involved with functional verification of electronic designs using the e language. It provides an implementation independent definition of the e language and facilitates the development of e language based design automation tools. The revision project extends the standard to include novel verification related features. The revision project extends the standard to include novel verification related features.
Abstract
Revision Standard - Inactive - Superseded.The e functional verification language is an application-specific programming language, aimed at automating the task of verifying a hardware or software design with respect to its specification. Verification environments written in e provide a model of the environment in which the design is expected to function, including the kinds of erroneous conditions the design needs to withstand. A typical verification environment is capable of generating user-controlled test inputs with statistically interesting characteristics. Such an environment can check the validity of the design responses. Functional coverage metrics are used to control the verification effort and gauge the quality of the design. e verification environments can be used throughout the design cycle, from a high-level architectural model to a fully realized system. A definition of the e language syntax and semantics and how tool developers and verification engineers should use them are contained in this standard.